c

firrtl.ir

ExtModule

case class ExtModule(info: Info, name: String, ports: Seq[Port], defname: String, params: Seq[Param]) extends DefModule with Product with Serializable

External Module

Generally used for Verilog black boxes

defname

Defined name of the external module (ie. the name Firrtl will emit)

Source
IR.scala
Type Hierarchy
Ordering
  1. Alphabetic
  2. By Inheritance
Inherited
  1. ExtModule
  2. Serializable
  3. Serializable
  4. Product
  5. Equals
  6. DefModule
  7. IsDeclaration
  8. HasInfo
  9. HasName
  10. FirrtlNode
  11. AnyRef
  12. Any
  1. Hide All
  2. Show All
Visibility
  1. Public
  2. All

Instance Constructors

  1. new ExtModule(info: Info, name: String, ports: Seq[Port], defname: String, params: Seq[Param])

    defname

    Defined name of the external module (ie. the name Firrtl will emit)

Value Members

  1. final def !=(arg0: Any): Boolean
    Definition Classes
    AnyRef → Any
  2. final def ##(): Int
    Definition Classes
    AnyRef → Any
  3. final def ==(arg0: Any): Boolean
    Definition Classes
    AnyRef → Any
  4. final def asInstanceOf[T0]: T0
    Definition Classes
    Any
  5. def clone(): AnyRef
    Attributes
    protected[lang]
    Definition Classes
    AnyRef
    Annotations
    @throws( ... ) @native()
  6. val defname: String
  7. final def eq(arg0: AnyRef): Boolean
    Definition Classes
    AnyRef
  8. def finalize(): Unit
    Attributes
    protected[lang]
    Definition Classes
    AnyRef
    Annotations
    @throws( classOf[java.lang.Throwable] )
  9. def foreachInfo(f: (Info) ⇒ Unit): Unit
    Definition Classes
    ExtModuleDefModule
  10. def foreachPort(f: (Port) ⇒ Unit): Unit
    Definition Classes
    ExtModuleDefModule
  11. def foreachStmt(f: (Statement) ⇒ Unit): Unit
    Definition Classes
    ExtModuleDefModule
  12. def foreachString(f: (String) ⇒ Unit): Unit
    Definition Classes
    ExtModuleDefModule
  13. final def getClass(): Class[_]
    Definition Classes
    AnyRef → Any
    Annotations
    @native()
  14. val info: Info
    Definition Classes
    ExtModuleDefModuleHasInfo
  15. final def isInstanceOf[T0]: Boolean
    Definition Classes
    Any
  16. def mapInfo(f: (Info) ⇒ Info): DefModule
    Definition Classes
    ExtModuleDefModule
  17. def mapPort(f: (Port) ⇒ Port): DefModule
    Definition Classes
    ExtModuleDefModule
  18. def mapStmt(f: (Statement) ⇒ Statement): DefModule
    Definition Classes
    ExtModuleDefModule
  19. def mapString(f: (String) ⇒ String): DefModule
    Definition Classes
    ExtModuleDefModule
  20. val name: String
    Definition Classes
    ExtModuleDefModuleHasName
  21. final def ne(arg0: AnyRef): Boolean
    Definition Classes
    AnyRef
  22. final def notify(): Unit
    Definition Classes
    AnyRef
    Annotations
    @native()
  23. final def notifyAll(): Unit
    Definition Classes
    AnyRef
    Annotations
    @native()
  24. val params: Seq[Param]
  25. val ports: Seq[Port]
    Definition Classes
    ExtModuleDefModule
  26. def serialize: String
    Definition Classes
    ExtModuleFirrtlNode
  27. def serializeHeader(tpe: String): String
    Attributes
    protected
    Definition Classes
    DefModule
  28. final def synchronized[T0](arg0: ⇒ T0): T0
    Definition Classes
    AnyRef
  29. final def wait(): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws( ... )
  30. final def wait(arg0: Long, arg1: Int): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws( ... )
  31. final def wait(arg0: Long): Unit
    Definition Classes
    AnyRef
    Annotations
    @throws( ... ) @native()

Inherited from Serializable

Inherited from Serializable

Inherited from Product

Inherited from Equals

Inherited from DefModule

Inherited from IsDeclaration

Inherited from HasInfo

Inherited from HasName

Inherited from FirrtlNode

Inherited from AnyRef

Inherited from Any

Ungrouped